# Name And Designation: G V SUBBA REDDY ## **About Myself:** I (G V Subba Reddy ) associate professor in the Electronics and Communication department of Gokaraju Rangaraju institute of Engineering and Technology(Autonomous),JNTUH,Hyderabad.My research interests mainly on VLSI design,Signal processing(Signal,Image,Video). ## Email ID:gvsreddy2005@gmail.com #### **Educational Details:** 1. Ph.D. (pursuing) in Sathyabama University –chennai Specialization: speech processing 2. M.TECH –Bharath University Chennai Specialization: VLSI design, year: 2005-2007 3. B.TECH -jntu Hyderabad Specialization: Electronics and Communication Engineering Year:1998-2002 **Experience: 15 years** ## **Professional Background:** ## Teaching: - **1.** Associate Professor in ECE Department Of GRIET (Autonomous), JNTUH ,Hyderabad since 2012 to till date - 2. Assistant Professor in ECE Department Of GRIET, JNTUH, Hyderabad since 2007 to 2012 - 3. Assistant Professor in ECE Department Of Dr.SGIT ,JNTUH, Markapur since 2002 to 2005 ## **Courses Taught:** #### A. Under Graduate Level(B.TECH) - 1. Electronic Devices and Circuits - 2. Electronic Circuits and Analysis - 3. Linear IC Applications - 4. VLSI Design - 5. Digital signal processing - 6. Electronic Measurements and Instrumentation - 7. Computer Networks - 8. Radar Engineering - 9. Pulse and Digital circuits - 10. Satellite communications - 11. Controle Engineering ### B. Post Graduate Level(M.TECH) - 1. Analog IC Design - 2. Analog and Digital IC Design - 3. VIsi design - 4. Low Power VLSI Design - 5. Advanced Digital Signal Processing #### **PUBLICATIONS:** - 1. Design and Implementation of 128X128 bit multiplier by Ancient Mathematics 2014 - **2.** Power Optimised implementation of 32 bit carry look ahead adder using 16nm carbon nano tube technology 2015 - **3.** Detection of Soft Errors in 64-Bit Register Files using Self Immunity Technique, □-Anjaneyulu Borelli, G.V.Subba Reddy. IJATIR,ISSN 2348–2370 Vol.07,Issue.15, October-2015, Pages:2896-2901 - **4.** A Study of Sample Matrix Inversion Algorithm for Smart Antenna Applications 2016 - **5.** An Analysis of Sample Matrix Algorithm for Smart Antenna Applications, The IUP Journal of Telecommunications 2016 - **6.** Estimation of Path Loss in The Received Signal Under Lognormal Shadowing in 4G Systems 2016□ - 7. ZigBee Transmitter For IOT Wireless Devices, VLSICS -UGC JOURNAL2017 - **8.** High speed multiplier using Nikhilam Sutra algorithm of Vedic mathematics 2019 - **9.** AUTOMATIC NUMBER PLATE DETECTION SYSTEM USING RASBERRY PI 2019 # Workshops attended/organized | From<br>Date | Till<br>Date | Workshop/FDP name | Institution, Place | | |--------------|--------------|---------------------------------------|--------------------------------------|--| | 2019- | 2019- | | GRIET,HYDERABAD | | | 12-05 | 12-07 | DEEP LEARNING | | | | 2019- | 2019- | MACHINE LEARNING IN SPEECH | WITC WAD AND ALTO | | | 11-11 | 11-22 | PROCESSING | KITS,WARANGAL,TS | | | 2019- | 2019- | STTp,Measurements and control for | NITTTP,GRIET,Hyderabad | | | 03-11 | 03-15 | industrial automation | 1VII I II , GIVIL I , II y de l'abad | | | 2019- | 2019- | my DAQ and my RIO with | GRIET,HYDERABAD | | | 01-07 | 01-09 | LABVIEW Platform | OKIE1,II1 DEKABAD | | | 2018- | 2018- | Computer Simulation Technology | GRIET,Hyderabad | | | 05-07 | 05-08 | Studio(Organised and participated) | OKIE1, Hyderabad | | | 2017- | 2017- | LABVIEW workshop 2organised (for | GRIET, Hyderabad | | | 10-05 | 11-11 | 2nd& 3rd Birthday.tech) | OKIL1, Hyderabad | | | 2017- | 2017- | LABVIEW workshop organised (for | GRIET, Hyderabad | | | 09-18 | 09-20 | 2nd& 3rd Birthday.tech) | OKIL1, Hyderabad | | | 2017- | 2017- | Seminars for m.tech-vlsi(2017- | GRIET, Hyderabad | | | 08-02 | 12-31 | 18),semister -1(internal) | OKIE1, Hyderabad | | | 2016- | 2016- | Teaching with MOODLE(Aug 2016) | MOODLE HQ | | | 08-08 | 09-04 | Teaching with WOODLE(Aug 2010) | INICODEE IIQ | | | 2016- | 2016- | FDP: Achieving Academic Excellence | IIM,Raipur | | | 07-25 | 07-30 | 1 DI : Achieving Academic Execuciee | | | | 2016- | 2016- | Phase -II:LabVIEW and NI USRP | GRIET,Hyderabad | | | 07-18 | 07-22 | i nase ii.Lao vil vv and ivi obivi | | | | 2016- | 2016- | Phase -I:LabVIEW and NI USRP | GRIET,Hyderabad | | | 06-27 | 07-01 | | Sitiz 1,11y deruoud | | | 2016- | 2016- | Organizing committee Phase - | GRIET,Hyderabad | | | 06-27 | 07-22 | I&II:LabVIEW and NI USRP | ORIL 1,11yucravau | | | 2016- | 2016- | Educational Technology for | IIT,Bombay | | | 01-07 | 03-07 | Engineering Teachers | 111,20iiiouj | | | 2015- | 2015- | Software Defined Radio | GRIET,Hyderabad | | | 12-16 | 12-17 | Software Defined Rudio | | | | 2015- | 2015- | Technical Communication | IIT,Bombay | | | 10-08 | 12-05 | | | | | 2015- | 2015- | FDP: Guide To a Passionate Teacher | GRIET,Hyderabad | | | 07-29 | 07-04 | 221. Galac 10 a 1 appronante 1 cacher | | | | 2013- | 2013- | Analog Electronics | IIT,Kharagpur | | | 06-04 | 06-14 | - manag Zaeemannes | | | | 2010- | 2010- | Organizing committee IC-MID 2010 | GRIET,NovatelI | | | 12-17 | 12-18 | 0 0 | | | | 2008- | 2008- | The Cadence Digital IC Design | Central university of | | | 11-28 | 11-30 | Training | Hyderabad | | | 25 <sup>th</sup> MAY2020 | 30 <sup>th</sup> MAY2020 | Spoken Tutorial | IIT,Bombay | |--------------------------|--------------------------|-----------------|------------| | | | (FDP) | | | 22 <sup>nd</sup> MAY 2020 | 26thMAY2020 | Artificial | BSI PVT Ltd | |----------------------------|---------------------------|--------------------|------------------| | | | Intelligence(FDP) | | | 1 <sup>st</sup> june 2020 | 5 <sup>th</sup> june 2020 | Role of Artificial | Sathyabhama | | | | Intelligence in | university | | | | Electronics | | | 11 <sup>th</sup> may 2020 | 15 <sup>th</sup> may2020 | Artificial | ATAL Academy | | | | Intelligence(FDP) | | | 22 <sup>nd</sup> April2020 | 2 <sup>nd</sup> May2020 | LATEX | SG University, | | | | | kolhapur | | 4 <sup>th</sup> may2020 | 6 <sup>th</sup> MAY2020 | ML&AI | ALIET,Vijayavada | | 6 <sup>th</sup> may2020 | | Spoken Tutorial | ICT,MHRD | ## Memberships: #### Member of IETE ## **AWARDS AND ACHIEVEMENTS:** 100% Pass certificate in LOW POWER VLSI DESIGN ,M.Tech VLSI DESIGN 2009 100% Pass certificate in Analog IC Design ,M.Tech VLSI DESIGN 2010 ## **Certifications&Appreciations:** #### A.NPTEL - 1. Foundations of Wavelets and Multirate Digital Signal Processing MAR-APRIL 2016 - 2. Electromagnetic theory JANUARY-APRIL2016 - 3. Estimation for Wireless Communications MIMO (or) OFDM Cellular and Sensor Networks JANUARY-APRIL2016 - 4. Basic Electronics JANUARY-APRIL2018 ## **B.COURSERA:** - 1. Create Employee Management System with When I work - 2. Control of Mobile Robots - 3. AI For Everyone - 4. Machine Learning Algorithms: Supervised learning tip and tail - 5. Getting Started with AWS Machine Learning - 6. Machine Learning for Business Professionals # C.UDHEMY: - 1. Artificial Intelligence - 2. Machine learning, data science, deep learning with python